# UNIVERSITY OF VICTORIA MIDTERM EXAM

| Course Name & No.:     | ECE 355 Microprocessor-Based Systems |  |  |
|------------------------|--------------------------------------|--|--|
| <b>CRN/Section(s):</b> | 10985/A01                            |  |  |
| Instructor:            | D.N.Rakhmatov                        |  |  |
| Date/Time:             | 29 October 2021, 10:30 – 11:20 am    |  |  |

| STUDENT NAME: |           |  |  |  |  |
|---------------|-----------|--|--|--|--|
|               |           |  |  |  |  |
|               |           |  |  |  |  |
| SIGNATURE:    | V-NUMBER: |  |  |  |  |

<u>Marking Scheme</u>: This exam has **THREE** questions worth the total of **30** points. Allocation of points per question is indicated at the beginning of each question.

<u>Materials Allowed</u>: Anything printed or handwritten, **NO electronics** except stand-alone calculators.

Academic Integrity: All students must abide by UVic academic regulations and observe standards of 'scholarly integrity' (no plagiarism or cheating). In taking this examination, you agree that all work recorded herein is your own.

Read the questions carefully. If something appears ambiguous, write down your assumptions. Show your work.

#### **GOOD LUCK!**

- 1. [15 points] The textbook's microcontroller is used in a system shown below and is responsible for two tasks: 1) decrementing either **DIGIT1** (when **LED1** is on) or **DIGIT2** (when **LED2** is on) every second, and 2) alternating between **LED1** and **LED2** being on, whenever the **SW** key is hit (i.e., pressed and then released). Write the corresponding <u>C program</u>, assuming that the **second** task is the main program, and the first task is an <u>ISR</u> whose address is stored at location **0x20**. Also, assume that bit **6** of the processor status register (i.e., **PSR[6]**) is the processor's interruptenable bit, and **Ports A** and **B** are always ready to be written by the processor. Initially, **LED1** is on, **LED2** is off, and both **DIGIT1** and **DIGIT2** show **0**.
- *Main Program*: Whenever **PB**<sub>0</sub> first becomes 0 and then 1 again, **LED1** and **LED2** must <u>swap</u> their states: if **LED1** is <u>on</u> and **LED2** is <u>off</u>, then **LED1** becomes <u>off</u> and **LED2** becomes <u>on</u>, and vice versa. (Note: **LED1** and **LED2** should never be both on, or both off.)
- *ISR*: The <u>100-MHz Counter/Timer</u> must be configured to generate interrupts every second. Its ISR must <u>decrement</u> **DIGIT1** if **LED1** is on, or <u>decrement</u> **DIGIT2** if **LED2** is on. (Note: decrementing **0** gives **9**.)



**SOLUTION:** (You do **NOT** need to write down **#define** statements.)

**2.** [10 points] The table below specifies a set of <u>independent pre-emptive tasks</u> to be executed by a single processor. Show the <u>task schedule</u> using the **Earliest Deadline First** (EDF) priority assignment. Note: If some tasks happen to have the same EDF priority, break such ties using **Rate Monotonic** (RM) prioritization.

| Task <b>T</b> i | Period <b>P</b> i | WCET <b>C</b> i | Deadline <b>D</b> i | Initial Delay φ <sub>i</sub> |
|-----------------|-------------------|-----------------|---------------------|------------------------------|
| T1              | 30                | 10              | 30                  | 0                            |
| T2              | 40                | 10              | 40                  | 0                            |
| T3              | 60                | 10              | 50                  | 0                            |
| T4              | 120               | 15              | 100                 | 0                            |

#### **SOLUTION:**

**3.** [5 points] Consider the Mealy FSM state diagram of some daisy-chain device as shown below, where **x** represents **don't-care**. Given the input waveforms shown below, draw the corresponding output waveforms, assuming that the FSM is initially in state **Idle**.



### **SOLUTION:**



**END** 

## **Counter/Timer Registers**



#### **Parallel Port Registers**

